
[IEEE 2019 Symposium on VLSI Circuits - Kyoto, Japan (2019.6.9-2019.6.14)] 2019 Symposium on VLSI Circuits - 0.2mW 70Fs rms -Jitter Injection-Locked PLL Using De-Sensitized SSPD-Based Injecting-Time Self-Alignment Achieving -270dB FoM and -66dBc Reference Spur
Zhang, Haosheng, Narayanan, Aravind Tharayil, Herdian, Hans, Liu, Bangan, Wang, Yun, Shirane, Atsushi, Okada, KenichiAnnée:
2019
DOI:
10.23919/VLSIC.2019.8778059
Fichier:
PDF, 447 KB
2019