
[IEEE 2017 Devices for Integrated Circuit (DevIC) - Kalyani, India (2017.3.23-2017.3.24)] 2017 Devices for Integrated Circuit (DevIC) - Effect of channel engineering on analog/RF performance of underlapped gatestack DG-MOSFET in Sub-20nm regime
Chattopadhyay, Ankush, Das, Rahul, Dasgupta, Arpan, Kundu, Atanu, Sarkar, Chandan K.Année:
2017
Langue:
english
DOI:
10.1109/DEVIC.2017.8073956
Fichier:
PDF, 1.21 MB
english, 2017