
[IEEE 2008 International Solid-State Circuits Conference - (ISSCC) - San Francisco, CA, USA (2008.02.3-2008.02.7)] 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers - 65nm Low-Power High-Density SRAM Operable at 1.0V under 3¿ Systematic Variation Using Separate Vth Monitoring and Body Bias for NMOS and PMOS
Yamaoka, Masanao, Maeda, Noriaki, Shimazaki, Yasuhisa, Osada, KenichiAnnée:
2008
Langue:
english
DOI:
10.1109/isscc.2008.4523218
Fichier:
PDF, 611 KB
english, 2008